Power and speed are two parameters which have attracted the designer’s trends in the integrated circuit designs. The memory blocks and specially the SRAM cells consume high chips area and consequently these cells optimization can increase the whole system performance. In this paper, a new twelve transistors (12T) SRAM cell is proposed that improves read and write speed and stability, along with lower power consumption speeds so that overall static reading margin is up to 19% better than 12 transistor memory cells. And it has a 43% improvement over a conventional six-transistor SRAM cell, and also an average reading and writing speed of about 30% compared to a 12-transistor cell, as the number of transistors increased compared to the six-transistor cell, the power consumption decreased by about 40% and compared to the 12-cell transistor cell, the power consumption decreased dramatically by 80% for best efficiency. The simulation results show progress in improving energy loss and reducing the reading and writing noise margins compared to the previous design.
- حق عضویت دریافتی صرف حمایت از نشریات عضو و نگهداری، تکمیل و توسعه مگیران میشود.
- پرداخت حق اشتراک و دانلود مقالات اجازه بازنشر آن در سایر رسانههای چاپی و دیجیتال را به کاربر نمیدهد.