FPGA Can be Implemented Using Advanced Encryption Standard Algorithm

Author(s):
Message:
Abstract:
This paper mainly focused on implementation of AES encryption and decryption standard AES- 128. All the transformations of both Encryption and Decryption are simulated using an iterative design approach in order to minimize the hardware consumption. This method can make it a very low-complex architecture, especially in saving the hardware resource in implementing the AES InverseSub Bytes module and Inverse Mix columns module. As the S -box is implemented by look-up-table in this design, the chip area and power can still be optimized. The new Mix Column transformation improves the performance of the inverse cipher and also reduces the complexity of the system that supports the inverse cipher. As a result this transformation has relatively low relevant diffusion power. This allows for scaling of the architecture towards vulnerable portable and cost-sensitive communications devices in consumer and military applications.
Language:
English
Published:
Journal of Artificial Intelligence in Electrical Engineering, Volume:3 Issue: 9, Spring 2014
Pages:
27 to 33
https://www.magiran.com/p1435085  
سامانه نویسندگان
  • Author
    Shahin Shafei
    Shafei، Shahin
اطلاعات نویسنده(گان) توسط ایشان ثبت و تکمیل شده‌است. برای مشاهده مشخصات و فهرست همه مطالب، صفحه رزومه را ببینید.
مقالات دیگری از این نویسنده (گان)